# Digital Design and Computer Organization Laboratory UE23CS251A

### 3<sup>rd</sup> Semester, Academic Year 2024-25

Date: 29/10/2024

| Name: ABHISHEK P | SRN:PES2UG23AM002 | Section: A |
|------------------|-------------------|------------|
|                  |                   |            |

| Week#7               |  |
|----------------------|--|
| Program Number :1    |  |
| Title of the Program |  |

### INTEGRATION OF ALU AND REG FILE TO FORM REG ALU.

AIM: TO CONSTRUCT A REGISTER FILE, FROM WHICH TWO 16-BIT VALUES CAN BE READ, AND TO WHICH ONE 16-BIT VALUE WRITTEN, EVERY CLOCK CYCLE. THE REGISTER FILE THUS NEEDS TO BE INTEGRATED WITH THE ALU

THE TWO READ OUTPUTS AND THE WRITE INPUT OF THE OF THE REGISTER FILE IMPLEMENTED NEED TO BE CONNECTED RESPECTIVELY TO THE TWO INPUTS AND ONE OUTPUT OF THE ALU

1: Paste the Screen Shot of the source code, test bench in reg\_alu.v

### **Source code**

```
module reg file (
  input wire clk, reset, wr,
  input wire [2:0] rd_addr_a, rd_addr_b, wr_addr,
  input wire [15:0] d in,
  output wire [15:0] d out a, d out b
);
  wire [15:0] r0, r1, r2, r3, r4, r5, r6, r7;
  reg16 reg0 (clk, reset, (wr && wr addr == 3'b000), d in, r0);
  reg16 reg1 (clk, reset, (wr && wr addr == 3'b001), d in, r1);
  reg16 reg2 (clk, reset, (wr && wr addr == 3'b010), d in, r2);
  reg16 reg3 (clk, reset, (wr && wr_addr == 3'b011), d_in, r3);
  reg16 reg4 (clk, reset, (wr && wr addr == 3'b100), d in, r4);
  reg16 reg5 (clk, reset, (wr && wr addr == 3'b101), d in, r5);
  reg16 reg6 (clk, reset, (wr && wr_addr == 3'b110), d_in, r6);
  reg16 reg7 (clk, reset, (wr && wr_addr == 3'b111), d_in, r7);
  mux8 16 mux a (r0, r1, r2, r3, r4, r5, r6, r7, rd addr a, d out a);
  mux8_16 mux_b (r0, r1, r2, r3, r4, r5, r6, r7, rd_addr_b, d_out_b);
endmodule
module alu (
  input wire [15:0] a, b,
  input wire [1:0] op,
```

```
output wire [15:0] result,
  output wire cout
);
  wire t_sumdiff, t_and, t_or, t_andor;
  wire [15:0] sumdiff_res, and_res, or_res;
  assign {cout, sumdiff res} = a + b;
  assign and res = a & b;
  assign or res = a \mid b;
  assign t sumdiff = (op[0] == 1'b0) ? sumdiff res : and res;
  assign t andor = (op[0] == 1'b0)? and res: or res;
  assign result = (op[1] == 1'b0) ? t sumdiff : t andor;
endmodule
module reg alu (
  input wire clk, reset, sel, wr,
  input wire [1:0] op,
  input wire [2:0] rd_addr_a, rd_addr_b, wr_addr,
  input wire [15:0] d in,
  output wire [15:0] d out a, d out b,
  output wire cout
);
  wire [15:0] alu out;
  wire [15:0] new din;
  mux2for16 select (d in, alu out, sel, new din);
  reg_file new_reg (
    .clk(clk), .reset(reset), .wr(wr),
    .rd addr a(rd addr a), .rd addr b(rd addr b),
```

```
.wr_addr(wr_addr), .d_in(new_din),
    .d_out_a(d_out_a), .d_out_b(d_out_b)
);
alu calc (
    .a(d_out_a), .b(d_out_b), .op(op),
    .result(alu_out), .cout(cout)
);
Endmodule

Testbench code

`timescale 1 ns / 100 ps
`define TESTVECS 6
```

# `timescale 1 ns / 100 ps `define TESTVECS 6 module tb; reg clk, reset, wr, sel; reg [1:0] op; reg [2:0] rd\_addr\_a, rd\_addr\_b, wr\_addr; reg [15:0] d\_in; wire [15:0] d\_out\_a, d\_out\_b; wire cout; reg [28:0] test\_vecs [0:(`TESTVECS-1)]; integer i; initial begin \$dumpfile("reg\_alu\_test.vcd");

\$dumpvars(0, tb);

end

```
initial begin
    reset = 1'b1;
    #12.5 \text{ reset} = 1'b0;
  end
  initial clk = 1'b0;
  always #5 clk = ~clk;
  // Corrected test vectors for the cases described
  initial begin
    test vecs[0] = {1'b0, 1'b1, 2'b00, 3'bxxx, 3'bxxx, 3'b011, 16'haa55}; // CASE1: Write AA55 to
Register 3
    test vecs[1] = {1'b0, 1'b1, 2'b00, 3'bxxx, 3'bxxx, 3'b111, 16'h55aa}; // CASE2: Write 55AA to
Register 7
    test vecs[2] = {1'b1, 1'b1, 2'b00, 3'b011, 3'b111, 3'b010, 16'hxxxx}; // CASE3: Add Reg3
(AA55) and Reg7 (55AA) to get FFFF, store in Reg2
    test vecs[3] = {1'b1, 1'b1, 2'b01, 3'b010, 3'b111, 3'b010, 16'hxxxx}; // CASE4: Subtract
Reg7 (55AA) from Reg2 (FFFF) to get 54AB, store in Reg2
    test vecs[4] = {1'b1, 1'b1, 2'b10, 3'b011, 3'b111, 3'b010, 16'hxxxx}; // CASE5: AND Reg3
(AA55) and Reg7 (55AA) to get 0000, store in Reg2
    test vecs[5] = {1'b1, 1'b1, 2'b11, 3'b011, 3'b111, 3'b010, 16'hxxxx}; // CASE6: OR Reg3
(AA55) and Reg7 (55AA) to get FFFF, store in Reg2
  end
  initial {sel, wr, op, rd_addr_a, rd_addr_b, wr_addr, d_in} = 0;
  reg_alu reg_alu_0 (
    .clk(clk),
    .reset(reset),
```

```
.sel(sel),
    .wr(wr),
    .op(op),
    .rd_addr_a(rd_addr_a),
    .rd_addr_b(rd_addr_b),
    .wr addr(wr addr),
    .d_in(d_in),
    .d_out_a(d_out_a),
    .d_out_b(d_out_b),
    .cout(cout)
  );
  initial begin
    #6;
    for (i = 0; i < \text{`TESTVECS}; i = i + 1) begin
      {sel, wr, op, rd_addr_a, rd_addr_b, wr_addr, d_in} = test_vecs[i];
      #30; // Ensure sufficient time for updates
      // Display the state after each test case
      $display(
         "Test Case %0d: Time = %0d, sel = %0b, wr = %0b, op = %0b, rd addr a = %0b,
rd_addr_b = %0b, wr_addr = %0b, d_out_a = %h, d_out_b = %h, alu_out = %h, cout = %b",
        i, $time, sel, wr, op, rd_addr_a, rd_addr_b, wr_addr, d_out_a, d_out_b,
reg_alu_0.alu_out, cout
      );
    end
    #100 $finish;
```

endmodule

## 2. Complete the truth table

| sel | wr | ор        | rd_addr_a |    |    | rd_addr_b |    | wr_addr |    | d_in | Output |                      |           |
|-----|----|-----------|-----------|----|----|-----------|----|---------|----|------|--------|----------------------|-----------|
| 28  | 27 | 26-<br>25 | 24        | 23 | 22 | 21        | 20 | 19      | 18 | 17   | 16     | Bit15<br>to<br>Bit 0 |           |
| 0   | 1  | xx        | x         | х  | х  | х         | х  | x       | 0  | 1    | 1      | AA55                 | Reg3=AA55 |
| 0   | 1  | xx        | X         | х  | x  | x         | X  | X       | 1  | 1    | 1      | 55AA                 | Reg7=55AA |
| 1   | 1  | 00        | 0         | 1  | 1  | 1         | 1  | 1       | 0  | 1    | 0      | XXXX                 | Reg2=FFFF |
| 1   | 1  | 01        | 0         | 1  | 1  | 1         | 1  | 1       | 0  | 1    | 0      | XXXX                 | Reg2=54AB |
| 1   | 1  | 10        | 0         | 1  | 1  | 1         | 1  | 1       | 0  | 1    | 0      | XXXX                 | Reg2=0000 |
| 1   | 1  | 11        | 0         | 1  | 1  | 1         | 1  | 1       | 0  | 1    | 0      | XXXX                 | Reg2=FFFF |

# 3.VVP Output

```
C:\iverilog\bin>vvp test

VCD info: dumpfile reg_alu_test.vcd opened for output.

Test Case 8: Time = 36, sel = 0, wr = 1, op = 0, rd_addr_a = xxx, rd_addr_b = xxx, wr_addr = 11, d_out_a = xxxx, d_out_b = xxxx, alu_out = xxxx, cout = x

Test Case 1: Time = 66, sel = 0, wr = 1, op = 0, rd_addr_a = xxx, rd_addr_b = xxx, wr_addr = 111, d_out_a = xxxx, d_out_b = xxxx, alu_out = xxxx, cout = x

Test Case 2: Time = 96, sel = 1, wr = 1, op = 0, rd_addr_a = 11, rd_addr_b = 111, wr_addr = 10, d_out_a = as55, d_out_b = 55aa, alu_out = ffff, cout = 0

Test Case 3: Time = 126, sel = 1, wr = 1, op = 1, rd_addr_a = 10, rd_addr_b = 111, wr_addr = 10, d_out_a = as55, d_out_b = 55aa, alu_out = a957, cout = 0

Test Case 8: Time = 156, sel = 1, wr = 1, op = 10, rd_addr_a = 11, rd_addr_b = 111, wr_addr = 10, d_out_a = aa55, d_out_b = 55aa, alu_out = 6000, cout = 0

Test Case 5: Time = 186, sel = 1, wr = 1, op = 11, rd_addr_a = 11, rd_addr_b = 111, wr_addr = 10, d_out_a = aa55, d_out_b = 55aa, alu_out = ffff, cout = 0
```

### 4.: Paste the Screen shot of the GTKWave form

### I. SCREENSHOT1

### **CASE1** (Write operation):

sel =0,wr=1,Write Address=011,d\_in=AA55, Verify in[15:0] of Register 3



### II. SCREENSHOT 2

### **CASE2** (Write operation):

sel =0,wr=1,Write Address=111,d\_in=55AA,

Verify in[15:0] of Register 7



III. SCREENSHOT 3 **CASE 3 (Write operation after addition):**sel =1,wr=1,op=00, rd\_addr\_a=011, rd\_addr\_b=111,wr\_addr= 010
d\_in = XXXX,ALU output=d\_out\_a + d\_out\_b=4567+BA98=FFFF to
be written to Reg2



IV. SCREENSHOT 4 **CASE 4(Write operation after subtraction):**sel =1,wr=1,op=01, rd\_addr\_a=010, rd\_addr\_b=111,wr\_addr= 010
d\_in = XXXX,ALU output=Reg3-Reg7=AA55-55AA=54AB to be written to Reg2



V. SCREENSHOT 5 **CASE 5(Write operation after AND operation):**sel =1,wr=1,op=10, rd\_addr\_a=011, rd\_addr\_b=111,wr\_addr= 010
d\_in = XXXX,ALU output=Reg3 and Reg 7=AA55 And 55AA=0000 to be written to Reg2



VI. SCREENSHOT 6 **CASE 6(Write operation after AND operation):**sel =1,wr=1,op=11, rd\_addr\_a=011, rd\_addr\_b=111,wr\_addr= 010
d\_in = XXXX,ALU output=Reg3 OR Reg 7=AA55 OR 55AA=FFFF to be written to Reg2



### **Disclaimer:**

- The programs and output submitted is duly written, verified and executed my me.
- I have not copied from any of my peers nor from the external resource such as internet.
- If found plagiarized, I will abide with the disciplinary action of the University.



Signature:

Name: ABHISHEK P

SRN: PES2UG23AM002

Section: A

Date: 29/10/2024